

## I<sub>BIAS</sub>3C

Ultra-Low-Power Proportional to Absolute Temperature (IPTAT) Bias Current Source. Proof of silicon with typical/preliminary measurements available. (Please contact sales@ailinear.com)

| Parameter                | Typical<br>Spec | Condition                                                |
|--------------------------|-----------------|----------------------------------------------------------|
| I <sub>DD</sub> (nA)     | 30              | V <sub>DD</sub> =2v, Temperature = 27C                   |
| V <sub>DD</sub> Low (v)  | 0.8             | $V_{DD}$ sweep $0v \rightarrow 2.2v$ , Temperature = 27C |
| V <sub>DD</sub> High (v) | 2               | $V_{DD}$ sweep $0v \rightarrow 2.2v$ , Temperature = 27C |
| TC (%/C)                 | 0.6             | V <sub>DD</sub> =2ν, ΔT ~30C                             |
| VC (%/V)                 | 0.3             | $V_{DD}$ sweep $1v \rightarrow 2.2v$ , Temperature = 27C |

\*See Disclaimer\*



**Block Diagram** 



Cell Size ~110 $\mu m$  ×80  $\mu m$  in TSMC 180nm CMOS

## Features:

- 6 positive (from V<sub>DD</sub>) and negative (from V<sub>SS</sub>) output I<sub>OUT</sub> ports
- Programmable (pre or post silicon) I<sub>OUT</sub> that tracks I<sub>DD</sub>
- Tiny CMOS (~110µm×80 µm) bias current Intellectual Property (IP) cell operating in subthreshold with ultra-low current consumption I<sub>DD</sub> (typical 30nA)
- Large value but tiny active bias resistor (R<sub>PMOS</sub>) as a function of PMOSFET keeps I<sub>DD</sub> ultra-low
- Most suitable for SoC whose analog (e.g., oscillator, comparator, ADC) performance best correlates with PMOSFET parameters
- Utilizing Wilson Current Mirrors (2V<sub>DD</sub>+2V<sub>DS</sub>) for better volage V<sub>DD</sub> coefficient
- Suitable for SoC where  $I_{\text{BIAS}}$  is more optimized when PTAT Kirkoff Voltage Loop (KVL) is coupled to  $V_{\text{DD}}$
- I<sub>DD</sub> and I<sub>OUT</sub> absolute value mostly a function of PMOSFET mobility (μ) inherently more stable to help narrow I<sub>DD</sub> variation over fabrication process corners
- Based on 180nm digital CMOS at TSMC and portable to smaller fabrication nodes.